#### Philips Components-Signetics | Document No. | | |---------------|-------------------------| | ECN No. | | | Date of Issue | November 1990 | | Status | Objective Specification | | Memory Produ | ıcts | # **27C040 4 MEG CMOS EPROM (512K × 8)** #### **DESCRIPTION** The 27C040 CMOS EPROM is a 4,194,304 bit 5V read only memory organized as 524,288 words of 8 bits each. It employs advanced CMOS circuitry for systems requiring low power, high performance speeds, and immunity from noise. The 27C040 has non-multiplexed addressing interface. The 27C040 is available in a ceramic windowed DIP and a plastic DIP. The 27C040 can be programmed on industry standard EPROM programmers, using the intelligent algorithm or quick pulse programming techniques. #### **FEATURES** - Low power consumption - 100µA standby current - Quick pulse programming algorithm for high speed production programming - High-performance speed - 150ns maximum access time - Noise immunity features: - ±10% V<sub>CC</sub> tolerance - Maximum latch-up immunity through Epitaxial processing #### **PIN CONFIGURATIONS** #### **BLOCK DIAGRAM** #### **PIN DESCRIPTION** | Address | | | | | |-----------------|--|--|--|--| | Outputs | | | | | | Output Enable | | | | | | Chip Enable | | | | | | No Connection | | | | | | Ground | | | | | | Program voltage | | | | | | Power supply | | | | | | Don't Use | | | | | | | | | | | # **Philips Components** **PHILIPS** 27C040 #### **ORDERING INFORMATION** | DESCRIPTION | ORDER CODE | |------------------------------------------------|--------------| | 32-Pin Ceramic Dual In-Line with quartz window | 27C040-15 FA | | 32-Pin Ceramic Dual In-Line with quartz window | 27C040-20 FA | | 32-Pin Plastic Dual In-Line | 27C040-15 N | | 32-Pin Plastic Dual In-Line | 27C040-20 N | #### ABSOLUTE MAXIMUM RATINGS1, 2 | SYMBOL | PARAMETER | RATING | UNIT | |---------------------------------|-------------------------------------------------------------------------|-------------------------------|------| | T <sub>stg</sub> | Storage temperature range | -65 to +125 | •€ | | V <sub>I</sub> , V <sub>O</sub> | Voltage inputs and outputs | -0.6 to (V <sub>CC</sub> + 1) | V | | V <sub>H</sub> | Voltage on A <sub>9</sub> (during intelligent identifier interrogation) | -0.6 to +13.0 | V | | $V_{PP}$ | Voltage on V <sub>PP</sub> pin (during programming) | -0.6 to +14.0 | V | | Vcc | Supply voltage | -0.6 to +7.0 | v | #### NOTES: 2 2. All voltages are with respect to network ground. #### **OPERATING TEMPERATURE RANGE** | PARAMETER | RATING (°C) | |-----------------------------------------------|------------------------| | Operating temperature range: T <sub>amb</sub> | COMMERCIAL<br>0 to +70 | November 1990 Stresses above those listed may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. 27C040 #### DEVICE OPERATION<sup>1</sup> | | MODE | CE | OE | A <sub>0</sub> | A <sub>0</sub> | V <sub>PP</sub> | V <sub>CC</sub> | OUTPUTS | | |-----------------|---------------------------|-----------------|-----------------|------------------|-----------------|-------------------------------------------------------------|------------------------------|------------------|--| | Read | | V <sub>IL</sub> | V <sub>IL</sub> | X2 | × | Vcc | 5.0V | D <sub>OUT</sub> | | | Output disable | | V <sub>IL</sub> | V <sub>IH</sub> | X | х | Vcc | 5.0V | Hi-Z | | | Standby | | V <sub>IH</sub> | Х | Х | Х | Vcc | 5.0V | Hi-Z | | | Programming | | V <sub>IL</sub> | V <sub>IH</sub> | х | Х | V <sub>PP</sub> <sup>5</sup> | V <sub>CC</sub> <sup>5</sup> | DiN | | | Program Verify | | V <sub>IH</sub> | V <sub>IL</sub> | х | Х | X V <sub>PP</sub> <sup>5</sup> V <sub>CC</sub> <sup>5</sup> | | D <sub>OUT</sub> | | | Program Inhibit | Program Inhibit | | Х | X | Х | V <sub>PP</sub> <sup>5</sup> | V <sub>CC</sub> <sup>5</sup> | Hi-Z | | | Intelligent | Manufacturer <sup>4</sup> | V <sub>IL</sub> | V <sub>IL</sub> | VH3 | V <sub>IL</sub> | Vcc | 5.0V | F5 (HEX) | | | Identifier | Device <sup>4</sup> | V <sub>IL</sub> | V <sub>IL</sub> | V <sup>H</sup> 3 | VH | Vcc | 5.0V | 3E (HEX) | | #### NOTES: - All voltages are with respect to network ground. - X can be V<sub>IL</sub> or V<sub>IH</sub>. V<sub>H</sub> = 12.0V ± 0.5V, V<sub>CC</sub> = 5.0V ± 0.5V. A1 A8, A10 A18 = V<sub>IL</sub>. See DC Programming Characteristics for V<sub>CC</sub> and V<sub>PP</sub> voltages. #### **READ MODE: 27C040** The 27C040 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable (CE) is the power control and should be used for device selection. Output enable (OE) is the output control and should be used to gate data from the output pins. Data is available at the outputs after a delay of toe from the falling edge of OE, assuming that CE has been low and addresses have been stable for at least tACC - tOE. #### STANDBY MODE: The 27C040 can be placed in the standby mode which reduces the maximum I<sub>CC</sub> of the device by applying a V<sub>IH</sub> to the CE pin. When in the standby mode, the outputs are in a high impedance state, independent of the OE input. #### **OUTPUT "OR-TIEING" 2 LINE OUTPUT CONTROL:** The 27C040 may be used in larger memory systems. A two line control function has been provided to allow for: - The lowest possible memory power consumptions and, - Complete assurance that bus contention will not occur. To use this feature, CE should be decoded and used as the primary device selecting function, and OE should be made a common connection to all devices in the array and connected to the read line from the system control bus. This assures that all deselected memory devices are in their low power standby mode and that the output pins are active only when data is desired from a particular memory device. #### SYSTEM CONSIDERATIONS: During the switch between active and standby power conditions, transient current peaks are produced on the rising and falling edges of chip enable. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. A 0.1µF ceramic capacitor (high frequency low-inherent inductance) should be used on each device between V<sub>CC</sub> and GND to minimize transient effects. In addition, to overcome the voltage drop caused by the inductive effects of the printed circuit board traces on EPROM arrays, a 4.7µF bulk eletrolytic capacitor should be used between V<sub>CC</sub> and GND for every eight (8) devices. The location of the capacitor should be close to where the power supply is connected to the array. 27C040 #### DC ELECTRICAL CHARACTERISTICS Over operating temperature range, +4.5V $\leq$ V<sub>CC</sub> $\leq$ +5.5V | SYMBOL | PARAMETER | TEST CONDITIONS | | LIMITS | | UNIT | |----------------------|----------------------------------------|------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------|-----------------------|------| | | | | MIN | TYP <sup>3</sup> | MAX | | | Input curren | t | | | | | | | I <sub>H</sub> | Leakage High | V <sub>IN</sub> = 5.5V = V <sub>CC</sub> | | 0.01 | 1.0 | μА | | I <sub>IL</sub> | Leakage Low | V <sub>IL</sub> = OV | | 0.01 | -1.0 | μА | | lpp | V <sub>PP</sub> read | V <sub>PP</sub> = V <sub>CC</sub> | | | 10 | μА | | Output curre | ent | | | | | | | lo | Leakage | OE or CE = V <sub>IH</sub> , V <sub>OUT</sub> = 5.5V = V <sub>CC</sub> | -10.0 | | 10.0 | μА | | los | Short circuit <sup>7, 9</sup> | V <sub>OUT</sub> ≈ 0V | | | 100 | mA | | Supply curre | ent | | · | | 1 1 | | | l <sub>CC</sub> TTL | Operating (TTL inputs) <sup>4, 6</sup> | $\overline{CE} = \overline{OE} = V_{IL}, f = 6.7MHz$<br>$V_{PP} = V_{CC}, O0 - 15 = 0mA$ | | | 50 | mA | | I <sub>CC</sub> CMOS | Operating (CMOS inputs)4, 8 | CE = GND, f = 6.7MHz<br>Inputs = V <sub>CC</sub> or GND, I/O = 0mA | | *** | 20 | mA | | I <sub>SB</sub> TTL | Standby (TTL inputs)4 | CE = V <sub>IH</sub> | | | 1 | mA | | I <sub>SB</sub> CMOS | Standby (CMOS inputs) <sup>5</sup> | CE = VIH | | | 100 | μА | | Input voltage | 2 | | | | | | | V <sub>IL</sub> | Low (TTL) | V <sub>PP</sub> = V <sub>CC</sub> | -0.5 | | 0.8 | ٧ | | V <sub>IL</sub> | Low (CMOS) | V <sub>PP</sub> = V <sub>CC</sub> | 02 | | 0.2 | · v | | V <sub>IH</sub> | High (TTL) | V <sub>PP</sub> = V <sub>CC</sub> | 2.0 | | V <sub>CC</sub> + 0.5 | ٧ | | V <sub>H</sub> | High (CMOS) | V <sub>PP</sub> = V <sub>CC</sub> | V <sub>CC</sub> - 0.2 | | V <sub>CC</sub> + 0.2 | | | V <sub>PP</sub> | Read <sup>8</sup> | (Operating) | V <sub>CC</sub> - 0.7 | | Vœ | ٧ | | Output volta | ge <sup>2</sup> | | <del>*************************************</del> | | | | | VoL | Low | I <sub>OL</sub> = 2.1mA | | | 0.45 | V | | V <sub>OH</sub> | High | I <sub>OH</sub> = -2.5mA | 3.5 | | 1 | v | | Capacitance | T <sub>amb</sub> = 25°C | | | | | | | C <sub>IN</sub> | Address and control | V <sub>CC</sub> = 5.0V, f = 1.0MHz | | | 6 | ρF | | C <sub>OUT</sub> | Outputs | V <sub>IN</sub> = 0V, V <sub>OUT</sub> = 0V | | ······································ | 12 | pF | NOTES: - Minimum DC input voltage is -0.5V. During transitions the inputs may undershoot to -2.0V for periods less than 20ns. All voltages are with respect to network ground. Typical limits are at V<sub>CC</sub> = 5V, T<sub>amb</sub> = 25°C. TTL inputs: Spec V<sub>IL</sub>, V<sub>IH</sub> levels. CMOS inputs: GND ±0.2V to V<sub>CC</sub> ±0.2V. CE is V<sub>CC</sub> ±0.2V. All other inputs can have any value within spec. Maximum exists accurate against the sum of language and is measured at a fractional of 6.7MHz. - Maximum active power usage is the sum of I<sub>PP</sub> + I<sub>CC</sub> and is measured at a frequency of 6.7MHz. Test one output at a time, duration should not exceed 1 second. Vpp may be one diode voltage drop below V<sub>CC</sub>, and can be connected directly to V<sub>CC</sub>. Guaranteed by design, not 100% tested. 27C040 #### **AC ELECTRICAL CHARACTERISTICS** Over operating temperature range, +4.5V $\leq$ V<sub>CC</sub> $\leq$ +5.5V, R<sub>L</sub> = 660 $\Omega$ , C<sub>L</sub> = 100pF | SYMBOL | TO | FROM | 27C040-15 | | 27C040-20 | | UNIT | |---------------------------|-------------|-------------------|-----------|-----|-----------|-----|------| | | | | MIN | MAX | MIN | MAX | | | Access time <sup>1</sup> | | | | | | | | | tacc | Output | Address | | 150 | | 200 | ns | | t <sub>CE</sub> | Output | CE | | 150 | | 200 | ns | | toE3 | Output | ØE . | | 60 | | 70 | ns | | Disable time <sup>2</sup> | | | | | * | | | | t <sub>OF</sub> | Output Hi-Z | ŌE . | | 50 | | 60 | ns | | t <sub>он</sub> | Output Hold | Address, CE or OE | 0 | | 0 | | ns | #### NOTES: - 1. AC characteristics are tested at V<sub>IH</sub> = 2.4V and V<sub>IL</sub> = 0.45V. Timing measurements made at V<sub>OL</sub> = 0.8V and V<sub>OH</sub> = 2.0V; Input rise and fall times (10% to 90%) = 20ns. - Guaranteed by design, not 100% tested. OE may be delayed up to t<sub>CE</sub> t<sub>OE</sub> after the falling edge of CE without impact on t<sub>CE</sub>. ### **AC VOLTAGE WAVEFORMS** #### **AC TESTING LOAD CIRCUIT** 27C040 #### PROGRAMMING INFORMATION Complete programming system specifications for both the intelligent programming method and for the quick-pulse programming method are available upon request from Signetics. Signetics encourages the purchase of programming equipment from a manufacturer who has a full line of programming products to offer. Signetics also encourages the manufacturers of 27C040 programming equipment to submit their equipment for verification of electrical parameters and programming procedures. Information on manufacturers offering equipment certified by Signetics is available upon request from Signetics Memory Marketing. #### **PROGRAMMING THE 27C040** Caution: Exceeding 14.0V on V<sub>PP</sub> pin may permanently damage the 27C040. Initially, all bits of the 27C040 are in the "1" state. Data is introduced by selectively programming "0"s into the desired bit locations. Although only "0"s will be programmed, both "1"s and "0"s can be present in the data word. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are standard TTL logic levels. # QUICK-PULSE PROGRAMMING ALGORITHM Signetics plastic EPROMs can be programmed using the quick-pulse programming algorithm to substantially reduce the throughput time in the production environment. This algorithm typically allows plastic devices to be programmed in under twelve seconds, a significant improvement over previous algorithms. Actual programming time is a function of the PROM programming equipment being used. The quick-pulse programming algorithm uses initial pulses of 100µs followed by a byte verification to determine when the address byte has been successfully programmed. Up to 25 100µs pulses per byte are provided before a failure is recognized (refer to the following pages for algorithm specifications). #### **ERASURE CHARACTERISTICS** The erasure characteristics of the 27C040 are such that erasure begins to occur upon exposure to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000 - 4000 Å range. Data shows that constant exposure to room level fluorescent lighting could erase the typical 27C040 in approximately three years, while it would take approximately one week to cause erasure when exposed to direct sunlight. If the 27C040 is to be exposed to these types of lighting conditions for extended periods of time, opaque labels should be placed over the window to prevent unintentional erasure. The recommended erasure procedure for the 27C040 is exposure to shortwave ultraviolet light which has a wavelength of 2537 Angstroms (A). The integrated dose (i.e., UV intensity × exposure time) for erasure should be minimum of 15Wsec/cm<sup>2</sup>. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with a 12,000µW/cm<sup>2</sup> power rating. The 27C040 should be placed within one inch of the lamp tubes during erasure. The maximum integrated dose a 27C040 can be exposed to without damage is 7258Wsec/cm2 (1 week @ 12000µW/cm<sup>2</sup>). Exposure of these CMOS EPROMs to high intensity UV light for longer periods may cause permanent damage. # INTELLIGENT PROGRAMMING ALGORITHM The 27C040 intelligent programming algorithms rapidly program CMOS EPROMs using an efficient and reliable method particularly suited to the production programming environment. Actual programming times may vary due to differences in programming equipment. The intelligent identifier also provides the reading out of a binary code from an EPROM that will identify its manufacturer and type. This is intended for use by programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional in the 25° ± 5°C ambient temperature range that is required when programming the 27C040. To activate this mode, the programming equipment must force 11.5V to 12.5V on address A9 of the 27C040. Two bytes may then be read from the device outputs by toggling address line A0 from VIL to VIH. The CE, OE and all other address lines must be at V<sub>IL</sub> during interrogation. The identifier information for Signetics 27C040 is as follows: When A0 = V<sub>IL</sub> data is "Manufacturer" 15<sub>(HEX)</sub> When A0 = V<sub>IH</sub> data is "Product" 3E(HEX) Programming reliability is also ensured as the incremental program margin of each byte is continually monitored to determine when it has been successfully programmed. The programming algorithm utilizes two different pulse types: initial and overprogram. The duration of the initial PGM pulse(s) is 1ms, which is then followed by a longer overprogram pulse of 3Xms. X is an iteration counter and is equal to the number of the initial 1ms pulses applied to a particular location before a correct verify occurs. Up to 25 1ms pulses per byte are provided for before the overprogram pulse is applied (refer to the following pages for algorithm specifications). # CMOS NOISE CHARACTERISTICS Special epitaxial processing techniques have enabled Signetics to build CMOS with features that add to system reliability. These include input/output protection to latch-up for stresses up to 100mA on Address and Data pins that range from -1V to (V<sub>CC</sub> + 1V). In addition, the V<sub>PP</sub> (Programming) pin is designed to resist latch-up to the 14V maximum device limit. # SIGNETICS DISCOURAGES THE CONSTRUCTION AND USE OF "HOMEMADE" PROGRAMMING EQUIPMENT In order to consistently achieve excellent programming yields, periodic calibration of the programming equipment is required. Consult the equipment manufacturer for the recommended calibration interval. Signetics warranty for programmability extends only to product that has been programmed on certified equipment that has been serviced to the manufacturers recommendation. 27C040 #### INTELLIGENT PROGRAMMING ALGORITHM #### DC PROGRAMMING CHARACTERISTICS $T_{amb} = 25^{\circ}C \pm 5^{\circ}C$ , $V_{CC} = 6.0V \pm 0.25V$ , $V_{PP} = 12.5V \pm 0.5V$ | SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS | | UNIT | |------------------|------------------------------------------|--------------------------------------|--------|------|------| | | | | MIN | MAX | | | l <sub>1</sub> | Input current (all inputs) | $V_{IN} = V_{IL} \text{ or } V_{IH}$ | | 1.0 | μА | | V <sub>IL</sub> | Input low level (all inputs) | | -0.1 | 0.8 | V | | V <sub>IH</sub> | Input high level | | 2.4 | 6.5 | V | | V <sub>OL</sub> | Output low voltage during verify | I <sub>OL</sub> = 2.1mA | | 0.45 | V | | V <sub>OH</sub> | Output high voltage during verify | i <sub>OH</sub> = -2.5mA | 3.5 | | V | | lcc2 | V <sub>CC</sub> supply current | O0 - 15 = 0mA | | 50 | mA | | I <sub>PP2</sub> | V <sub>PP</sub> supply current (program) | CE = V <sub>II</sub> | | 50 | mA | #### **AC PROGRAMMING CHARACTERISTICS** | SYMBOL | PARAMETER | TEST CONDITIONS | | LIMITS | | UNIT | |-------------------------------|--------------------------------|-----------------|------|--------|-------|------| | | | | MIN | TYP | MAX | | | tas | Address setup time | | 2 | | | μs | | toes · | OE setup time | | 2 | | | μs | | tos | Data setup time | | 2 | | | μs | | t <sub>AH</sub> | Address hold time | | 0 | | | με | | t <sub>DH</sub> | Data hold time | | 2 | | | με | | <sup>t</sup> DFP <sup>3</sup> | OE high to output float delay | | 0 | | 130 | ns | | tvps | V <sub>PP</sub> setup time | | 2 | | | μs | | tvcs | V <sub>CC</sub> setup time | | 2 | | | μs | | t <sub>CES</sub> | CE setup time | | 2 | | | με | | tpw | CE initial program pulse width | Note 1 | 0.95 | 1.0 | 1.05 | ms | | topw | CE overprogram pulse width | Note 2 | 2.85 | | 78.75 | ms | | t <sub>OE</sub> | Data valid from OE | <del></del> | | | 150 | μs | #### **AC CONDITIONS OF TEST** | Input Rise and Fall Times (10% to 90%) | 20ns | |----------------------------------------|---------------| | Input Pulse Levels | | | Input Timing Reference Level | 0.8V and 2.0V | | Output Timing Reference Level | 0.8V and 2.0V | #### NOTES: - 1. Initial program pulse width tolerance is 1ms ±5%. - The length of the overprogram pulse may vary from 2.85msec to 78.75msec as a function of iteration counter value X. The parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven see timing - 4. During programming, a 0.1 µf capacitor is required from V<sub>PP</sub> to GND node, to suppress voltage transients that can damage the device. 27C040 #### INTELLIGENT PROGRAMMING ALGORITHM WAVEFORMS 27C040 #### INTELLIGENT PROGRAMMING ALGORITHM FLOWCHART 27C040 ## **QUICK PULSE PROGRAMMING ALGORITHM** #### DC PROGRAMMING CHARACTERISTICS $T_{amb} = 25^{\circ}C \pm 5^{\circ}C, V_{CC} = 6.25V \pm 0.25V, V_{PP} = 12.75V \pm 0.25V$ | SYMBOL | PARAMETER | TEST CONDITIONS | ST CONDITIONS LIMI | | UNIT | |------------------|------------------------------------------|------------------------------------------------------|--------------------|------|------| | | | | MIN | MAX | 1 | | կ | Input current (all inputs) | V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> | | 1.0 | μА | | V <sub>IL</sub> | Input low level (all inputs) | | -0.1 | 0.8 | V | | V <sub>IH</sub> | Input high level | | 2.4 | 6.5 | V | | $V_{OL}$ | Output low voltage during verify | I <sub>OL</sub> = 2.1mA | | 0.45 | V | | V <sub>OH</sub> | Output high voltage during verify | l <sub>OH</sub> = -2.5mA | 3.5 | | V | | I <sub>CC2</sub> | V <sub>CC</sub> supply current | O0 - 15 = 0mA | | 50 | mA | | I <sub>PP2</sub> | V <sub>PP</sub> supply current (program) | CE = V <sub>IL</sub> | | 50 | mA | #### **AC PROGRAMMING CHARACTERISTICS** | SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS | | | UNIT | |--------------------|--------------------------------|-----------------|--------|----------|-------|------| | | | | MIN | TYP | MAX | | | tas | Address setup time | | 2 | | | με | | OES | OE setup time | | 2 | | | μs | | t <sub>OS</sub> | Data setup time | | 2 | | | μs | | t <sub>AH</sub> | Address hold time | | 0 | Ì | - | μs | | <sup>‡</sup> OH | Data hold time | | 2 | | | μs | | t <sub>DFP</sub> 3 | OE high to output float delay | | 0 | 1 | 130 | ns | | t <sub>VPS</sub> | V <sub>PP</sub> setup time | | 2 | | | μs | | tvcs | V <sub>CC</sub> setup time | | 2 | | | μs | | tpw | CE initial program pulse width | Note 1 | .095 | 0.100 | 0.105 | ms | | topw | CE overprogram pulse width | Note 2 | 2.85 | | 78.8 | ms | | t <sub>OE</sub> | Data valid from OE | | | <u> </u> | 150 | μs | #### **AC CONDITIONS OF TEST** | Input Rise and Fall Times (10% to 90%) | 20ns | |----------------------------------------|---------------| | Input Pulse Levels | ) 45V to 2 4V | | Input Timing Reference Level | 8V and 2 0V | | Output Timing Reference Level | .8V and 2.0V | #### NOTES: - 1. Initial program pulse width tolerance is 1ms $\pm 5\%$ . - The length of the overprogram pulse may vary from 2.85msec to 78.75msec as a function of iteration counter value X. The parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven see timing - 4. During programming, a 0.1 µf capacitor is required from V<sub>PP</sub> to GND node, to suppress voltage transients that can damage the device. 10 November 1990 27C040 #### QUICK PULSE PROGRAMMING ALGORITHM WAVEFORMS 27C040 #### **QUICK PULSE PROGRAMMING ALGORITHM FLOWCHART** November 1990 12 27C040 32-PIN (600 mils wide) CERAMIC DUAL IN-LINE (F) PACKAGE 13 November 1990 27C040 | DEFINITIONS | | | | | | |---------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Data Sheet Identification | Product Status | Definition | | | | | Objective Specification | Formative or in Design | This data sheet contains the design target or goal specifications for product development. Specifications may change in any manner without notice. | | | | | Preliminary Specification | Preproduction Product | This data sheet contains preliminary data, and supplementary data will be published at a later<br>Signetics reserves the right to make changes at any time without notice in order to improve design<br>supply the best possible product. | | | | | Product Specification | Full Production | This data sheet contains Final Specifications. Signetics reserves the right to make changes at any time without notice, in order to improve design and supply the best possible product. | | | | Signetics reserves the right to make changes without notice in the products, including circuits, standard cells, and/or software, described or contained herein, in order to improve design and/or performance. Signetics assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes only. Signetics makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### LIFE SUPPORT APPLICATIONS Signetics Products are not designed for use in life support appliances, devices, or systems where malfunction of a Signetics Product can reasonably be expected to result in a personal injury. Signetics customers using or selling Signetics Products for use in such applications do so at their own risk, and agree to fully indemnify Signetics for any damages resulting from such improper use or sale. Signetics Company 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088-3409 Telephone 408/991-2000 Signetics registers eligible circuits under the Semiconductor Chip Protection Act. ©Copyright 1990 NAPC. All rights reserved. Printed in U.S.A. 98-6232-040 0382N/4M/FP/1290 JAN 22 1981 021500 <u>Y</u>'\_ **B**