

## Features

- Operating voltage: 2.4V~3.5V
- 33 common/120 segment LCD driver output
- 33×120=3960 bits capacity of built-in graphic display data RAM (BGDRAM)
- Master and slave mode available for multi-chip operation
- 8-bit Parallel interface with general MCU
- On-chip oscillator circuit for display clock, external clock can also be used
- Selectable multiplex ratio: 1/16, 1/32, 1/33
- Selectable bias ratio: 1/5 or 1/7
- External driving circuit for external bias supply
- On-chip selectable voltage doublers and tripler
- Wide range of operating temperature: -30°C to 85°C
- S/W controlled electronic contrast control function (16 levels)

- External contrast control
- Low power icon mode driven by com32
- Four static icon driver circuit
- High accuracy voltage regulator with temperature coefficient (0.00%, -0.18%, -0.22%, -0.35%)
- Low power consumption
  - Read/write mode 170µA (Typical)
  - Display mode 160µA (Typical)
  - Standby mode 15µA (Typical; Display off; internal oscillator enable)
  - Standby mode < 1µA (Typical; Display off; external oscillator enable)</li>
- CMOS process
- TCP available

## **General Description**

The HT0610 is a driver and controller LSI for graphic dot-matrix liquid crystal display systems. It has 33 common and 120 segment driver circuits. This chip is connected directly to an MCU, accepts 8-bit parallel display data and stores an on-chip graphic display data RAM (BGDRAM) of 33×120 bits. It provides a high-flexible display section due to the one-to-one correspondence

between BGDRAM bits and LCD panel pixels. It performs BGDRAM read/write operation with no externally operating clock to minimize power consumption. In addition, because it contains power supply circuits necessary to drive an LCD, it is possible to make a display system with minimal components.



# **Block Diagram**



# **Operation of LCD Driver**

## **Description of Block Diagram Module**

| Block                                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Command Decoder and<br>Command Interface      | This module determines whether the input data is interpreted as data or command.<br>Data is directed to this module based upon the input of the DCOM pin. If DCOM High,<br>then data is written to BGDRAM (Built-in Graphic Display data RAM). DCOM pin Low<br>indicates that the input at D0~D7 is interpreted as a Command.<br>CE is the master chip selection signal. A High input enable the input lines ready to sam-<br>ple signals.<br>RES pin of same function as Power On Reset (POR). Once RES received the reset sig-<br>nal, all internal circuitry will back to its initial status. Refer to Command Description<br>section for more information. |
| Parallel Interface                            | The parallel interface consists of 8 bi-directional data lines (D0~D7), RW and CS. The RW input High indicates a read operation from the BGDRAM. RW input Low indicates a write to BGDRAM or Internal Command Registers depending on the status of DCOM pin input.<br>The CS input serves as data latch signal (clock).                                                                                                                                                                                                                                                                                                                                        |
| Built-in Graphic Display<br>data RAM (BGDRAM) | The BGDRAM is a bit mapped static RAM holding the bit pattern to be displayed. The size of the BGDRAM is determined by number of row times the number of column ( $120 \times 33 = 3960$ bits). Figure as follow is a description of the BGDRAM address map. For mechanical flexibility, re-mapping on both segment and common outputs are provided.                                                                                                                                                                                                                                                                                                           |
| Display Timing Generator                      | This module is an on chip low power RC oscillator circuitry. The oscillator frequency can be selected in the range of 15kHz to 50kHz by external resistor. One can enable the circuitry by software command. For external clock provided, feed the clock to OSC2 and leave OSC1 open.                                                                                                                                                                                                                                                                                                                                                                          |



| Block                             | Description                                                                                                                                                                                                                                                                                                                      |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Static Icon Control Circuit       | This module generates the LCD waveform of the 4 annunciators and IBP signal. The four independent static icons are enabled by software command. Icon signals are also controlled by oscillator circuit, too.                                                                                                                     |
|                                   | This module generates the LCD voltage needed for display output. It takes a single sup-<br>ply input and generates necessary bias voltages. It consists of:                                                                                                                                                                      |
|                                   | <ul> <li>Voltage doubler and voltage tripler</li> <li>To generate the VCCA1 voltage. Either doubler or tripler can be enabled.</li> </ul>                                                                                                                                                                                        |
|                                   | <ul> <li>Voltage regulator<br/>Feedback gain control for initial LCD voltage. It can also be used with external contrast<br/>control.</li> </ul>                                                                                                                                                                                 |
| LCD Driving Voltage               | <ul> <li>Voltage divider<br/>Divide the LCD display voltage (VLL2~VLL6) from the regulator output. This is low<br/>power consumption circuit, which can save the most display current compare with tra-<br/>ditional resistor ladder method.</li> </ul>                                                                          |
| Generator                         | <ul> <li>Bias Ratio Selection circuitry<br/>Software control of 1/5 and 1/7 bias ratios to match the characteristic of LCD panel.</li> </ul>                                                                                                                                                                                     |
|                                   | <ul> <li>Self adjust temperature compensation circuitry         Provide 4 different compensation grade selections to satisfy the various liquid crystal         temperature grades. The grading can be selected by software control.     </li> </ul>                                                                             |
|                                   | <ul> <li>Contrast Control Block<br/>Software control of 16 voltage levels of LCD voltage.</li> </ul>                                                                                                                                                                                                                             |
|                                   | <ul> <li>External Contrast Control<br/>By adjusting the gain control resistors connected externally, the contrast can be var-<br/>ied.</li> <li>All blocks can be individually turned off if external voltage generator is employed.</li> </ul>                                                                                  |
| 120 Bit Latch/33 Bit Latch        | 153 bit long registers, which carry the display signal information. First 33 bits are Common driving signals and other 120 bits are Segment driving signals. Data will be input to the HV-buffer Cell for bumping up to the required level.                                                                                      |
| Level Selector                    | Level selector is a control of the display synchronization. Display voltage can be sepa-<br>rated into two sets and used with different cycles. Synchronization is important since it<br>selects the required LCD voltage level to the HV Buffer Cell for output signal voltage<br>pump.                                         |
| HV Buffer Cell<br>(Level Shifter) | HV Buffer Cell works as a level shifter that translates the low voltage output signal to the required driving voltage. The output is shifted out with an internal FRM clock, which comes from the Display Timing Generator. The voltage levels are given by the level selector which is synchronized with the internal M signal. |



## **Pin Assignment**





# **Pin Description**

| Pin Name    | I/O | Description                                                                                                                                                                                                                                                                                          |
|-------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD         | I   | VDD is the positive supply to the digital control circuit and other circuitry in LCD bias voltage generator (Must have same voltage level with VDDA)                                                                                                                                                 |
| RES         | Ι   | Active low reset pin; reset all internal status of circuit (Same as power on reset)                                                                                                                                                                                                                  |
| VSS         | Ι   | VSS is ground                                                                                                                                                                                                                                                                                        |
| DCOM        | I   | If pull this pin "High" then D0~D7 bi-direction bus is used for data transferring; If DCOM pin is "Low" then D0~D7 bi-direction bus is used for command transferring.                                                                                                                                |
| RW          | I   | If pull this pin high: Indicate we want to read the display data RAM or the internal state. If we force this to Low: Indicate we want to write data to display data RAM or write some internal state to registers.                                                                                   |
| CS          | I   | This pin is normal low clock input. Data on D0~D7 bi-direction data bus are latched at the fall-<br>ing edge of CS                                                                                                                                                                                   |
| D0~D7       | в   | Those bi-direction pins are used for DATA or command transferring.                                                                                                                                                                                                                                   |
| CE          | Ι   | High input to this pin to enable the control pins on the driver.                                                                                                                                                                                                                                     |
| OSC1        | I   | Oscillator input pin.<br>For internal oscillator mode, this is an input for the internal low power RC oscillator circuit. In<br>this mode, an external resistor of certain value is placed between the OSC1 and OSC2 pins.<br>For external oscillator mode, OSC1 pin should be left open             |
| OSC2        | 0   | Oscillator output pin<br>For internal oscillator mode, this is an output for the internal low power RC oscillator circuit.<br>External Oscillator input<br>For external oscillator mode, OSC2 will be an input pin for external clock and no external resis-<br>tor is needed.                       |
| C1P, C1N    |     | If internal DC/DC converter is enabled, a capacitor is required to connect these two pins.                                                                                                                                                                                                           |
| C2P, C2N    |     | If internal tripler is enabled, a capacitor is required to connect these two pins. Otherwise, leave these pin open.                                                                                                                                                                                  |
| VLL2~VLL6   | ο   | Group of voltage level pins for driving the LCD panel. They can either be connected to external driving circuit for external bias supply or connected internally to built-in divider circuit. For internal voltage divider enable, a $0.1\mu$ F capacitor to VSS is required on each pin.            |
| DUM1, DUM2  | 0   | If internal voltage divider is enable with 1/7 bias selected, a capacitor to VSS is required on each pin. Otherwise, pull these two pin to VSS                                                                                                                                                       |
| C+, C-      |     | If internal divider circuit is enable, a capacitor is required to connect between these two pin                                                                                                                                                                                                      |
| VCCA1       | 0   | If internal DC/DC Converter is enabled, a $0.1 \mu$ F capacitor from this pin to VSS is required. It can also be an external bias input pin if internal DC/DC converter is not used                                                                                                                  |
| VF, VR      |     | This is a feedback path for the gain control (external contrast control) of VLL1 to VLL6. For ad-<br>justing the LCD driving voltage, it requires a feedback resistor placed between VR and VF, a<br>gain control resistor placed between VF and VSS, a 10uF capacitor placed between VR and<br>VSS. |
| COM0~COM32  | 0   | These pins provide the row driving signal to LCD panel                                                                                                                                                                                                                                               |
| VDDA        | I   | VDDA is the positive supply to the noise sensitive circuitry and must have same voltage level with VDD                                                                                                                                                                                               |
| ICON1~ICON4 | 0   | There are four independent annunciator driving outputs                                                                                                                                                                                                                                               |
| IBP         | 0   | This pin combines with ICON1~ICON4 pins to form annunciator driving part.                                                                                                                                                                                                                            |
| SEG0~SEG119 | 0   | These 120 pins provide LCD column driving signal to LCD panel.                                                                                                                                                                                                                                       |



Ta=25°C

## **Absolute Maximum Ratings**

| Supply VoltageV_SS^-0.3V to V_SS^+4.0V  | Storage Temperature65°C to 150°C  |
|-----------------------------------------|-----------------------------------|
| Input VoltageV_{SS}=0.3V to V_{DD}+0.3V | Operating Temperature30°C to 85°C |
| LCD Input Voltage0.3V to 10.5V          |                                   |

Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability.

HT0610 contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precaution to be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. For proper operation it is recommended that  $V_{IN}$  and Vout be constrained to the range VSS < or = ( $V_{IN}$  or  $V_{OUT}$ ) < or = VDD. Reliability of operation is enhanced if unused inputs are connected to an appropriate logic voltage level (e.g., either VSS or VDD). Unused outputs must be left open. This device may be light sensitive? caution should be taken to avoid exposure of this device to any light source during normal operation. This device is not radiation protected.

## **Electrical Characteristics**

| Symbol            | Devenetor                                                        | Test Conditions            |                                                                                                                                                                           |      | -    | Max. |      |
|-------------------|------------------------------------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Symbol            | Parameter                                                        | V <sub>DD</sub> Conditions |                                                                                                                                                                           | Min. | Тур. | wax. | Unit |
| Supply            | Voltage                                                          | •                          |                                                                                                                                                                           |      |      |      |      |
| V <sub>DD</sub>   | Operating Voltage                                                | 2.4V~<br>3.5V              | VDDA=VDD                                                                                                                                                                  | 2.4  | 3.15 | 3.5  | V    |
| Supply            | Current                                                          |                            |                                                                                                                                                                           |      |      |      |      |
| I <sub>RW</sub>   | Read/write Mode<br>Supply Current Drain from Pin VDDA<br>and VDD | 2.4V~<br>3.5V              | Measure with VDD fixed at $3.15V$<br>Internal DC/DC converter on, display on, tripler enable, read/write accessing, $t_{CYC}$ =1MHz, Osc freq.=50kHz, 1/33 duty, 1/7 bias |      | 170  | 200  | μΑ   |
| I <sub>ON1</sub>  | Display on Mode<br>Supply Current Drain from Pin VDDA<br>and VDD | 2.4V~<br>3.5V              | Internal DC/DC converter on,<br>display on, tripler enable,<br>read/write HALT,<br>Osc freq.=50kHz, 1/33 duty,<br>1/7 bias                                                |      | 110  | 140  | μΑ   |
| I <sub>ON2</sub>  | Display on Mode<br>Supply Current Drain from Pin VDDA<br>and VDD | 2.4V~<br>3.5V              | Internal DC/DC converter on,<br>display on, tripler enable,<br>read/write HALT,<br>Osc freq.=38.4kHz, 1/33 duty,<br>1/7 bias                                              |      | 100  | 120  | μΑ   |
| I <sub>STB1</sub> | Standby Mode Supply Current Drain<br>from Pin VDDA and VDD       | 2.4V~<br>3.5V              | Display off, oscillator disabled, read/write HALT                                                                                                                         | _    | 300  | 500  | nA   |
| I <sub>STB2</sub> | Standby Mode Supply Current Drain<br>from Pin VDDA and VDD       | 2.4V~<br>3.5V              | Display off, oscillator enabled,<br>read/write HALT, external os-<br>cillator and frequency=50kHz                                                                         |      | 0.6  | 1    | μΑ   |
| I <sub>STB3</sub> | Standby Mode Supply Current Drain<br>from Pin VDDA and VDD       | 2.4V~<br>3.5V              | Display off, oscillator enabled,<br>read/write HALT, internal oscil-<br>lator and frequency=50kHz                                                                         |      | 23   | 30   | μΑ   |
| I <sub>ICON</sub> | Standby Mode Supply Current Drain<br>from Pin VDDA and VDD       | 2.4V~<br>3.5V              | Low power I <sub>CON</sub> mode, oscilla-<br>tor enable, read/write HALT,<br>internal oscillator and fre-<br>quency=50kHz                                                 |      | 25   | 30   | μΑ   |



| Symbol            | Parameter                                                             | Test Conditions |                                                                                                                                                        |             | Turn     | Max.        | Unit |
|-------------------|-----------------------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------|-------------|------|
| Symbol            | Parameter                                                             | V <sub>DD</sub> | Conditions                                                                                                                                             | Min.        | Тур.     | wax.        | Unit |
| VLCD V            | oltage (Absolute Value Referenced                                     | to VSS          | 5)                                                                                                                                                     |             |          |             |      |
| V <sub>LCC1</sub> | LCD Driving Voltage<br>Generator Output Voltage at Pin<br>VCCA1       | 2.4V~<br>3.5V   | Display on, internal DC/DC converter enable, tripler enable, oscillator and frequency=50kHz, regulator enable, divider enable $I_{OUT} \leq 100 \mu A$ | _           | 3×VDD    | 10.5        | V    |
| $V_{LCC2}$        | LCD Driving Voltage<br>Generator Output Voltage at Pin<br>VCCA1       | 2.4V~<br>3.5V   | Display on, internal DC/DC converter enable, doubler enable, oscillator and frequency=50kHz, regulator enable, divider enable $I_{OUT} \leq 100 \mu A$ |             | 2×VDD    | 7           | V    |
| $V_{LCD}$         | LCD Driving Voltage Input at Pin<br>VCCA1                             | 2.4V~<br>3.5V   | Internal DC/DC converter dis-<br>able                                                                                                                  | 5           |          | 10.5        | V    |
| Output V          | Voltage                                                               |                 |                                                                                                                                                        |             |          |             |      |
| V <sub>OH1</sub>  | Output High Voltage at Pin D0~D7,<br>ICON1~ICON4, IBP and OSC2        | 2.4V~<br>3.5V   | Ι <sub>ουτ</sub> =100μΑ                                                                                                                                | 0.8×<br>VDD |          | VDD         | V    |
| V <sub>OL1</sub>  | Output Low Voltage at Pin D0~D7,<br>ICON1~ICON4, IBP and OSC2         | 2.4V~<br>3.5V   | Ι <sub>ουτ</sub> =100μΑ                                                                                                                                | 0           |          | 0.2×<br>VDD | V    |
| V <sub>R1</sub>   | LCD Driving Voltage Source at Pin<br>VR                               | 2.4V~<br>3.5V   | Regulator enable, $I_{OUT}$ =50µA                                                                                                                      | 0           |          | VCCA1       | V    |
| V <sub>R2</sub>   | LCD Driving Voltage Source at Pin<br>VR                               |                 | Regulator disable                                                                                                                                      | _           | Floating | _           | V    |
| Input Vo          | bltage                                                                |                 |                                                                                                                                                        |             |          |             |      |
| V <sub>IH1</sub>  | Input High Voltage at Pin RES, CE, CS, D0~D7, RW, DCOM, OSC1 and OSC2 | 2.4V~<br>3.5V   | _                                                                                                                                                      | 0.8×<br>VDD |          | VDD         | V    |
| V <sub>IL1</sub>  | Input Low Voltage at Pin RES, CE, CS, D0~D7, RW, DCOM, OSC1 and OSC2  | 2.4V~<br>3.5V   | _                                                                                                                                                      | 0           |          | 0.2×<br>VDD | V    |
| LCD Dis           | play Voltage                                                          |                 |                                                                                                                                                        |             |          |             |      |
| $V_{LL6}$         |                                                                       | 2.4V~<br>3.5V   |                                                                                                                                                        | _           | VR       | _           | V    |
| $V_{LL5}$         |                                                                       | 2.4V~<br>3.5V   |                                                                                                                                                        |             | 0.8×VR   |             | V    |
| $V_{LL4}$         | LCD Driving Voltage Output from Pin<br>VLL6~VLL2                      | 2.4V~<br>3.5V   | 1/5 bias ratio, voltage divider<br>enable, regulator enable                                                                                            |             | 0.6×VR   |             | V    |
| $V_{LL3}$         |                                                                       | 2.4V~<br>3.5V   |                                                                                                                                                        |             | 0.4×VR   |             | V    |
| $V_{LL2}$         |                                                                       | 2.4V~<br>3.5V   |                                                                                                                                                        | _           | 0.2×VR   | _           | V    |



| Symbol                           | Daramotor                                                                                                                      | Test Conditions |                                                                                                      |               | Turn   | Max           | Unit |  |
|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------|---------------|--------|---------------|------|--|
| Symbol                           | Parameter                                                                                                                      | $V_{DD}$        | Conditions                                                                                           | Min.          | Тур.   | Max.          | Unit |  |
| V <sub>LL6</sub>                 |                                                                                                                                | 2.4V~<br>3.5V   |                                                                                                      | _             | VR     |               | V    |  |
| V <sub>LL5</sub>                 |                                                                                                                                | 2.4V~<br>3.5V   |                                                                                                      |               | 6/7×VR | _             | V    |  |
| V <sub>LL4</sub>                 |                                                                                                                                | 2.4V~<br>3.5V   |                                                                                                      |               | 5/7×VR |               | V    |  |
| D <sub>UM2</sub>                 |                                                                                                                                | 2.4V~<br>3.5V   | 1/7 bias ratio, voltage divider                                                                      |               | 4/7×VR |               | V    |  |
| D <sub>UM1</sub>                 |                                                                                                                                | 2.4V~           | enable, regulator enable                                                                             |               | 3/7×VR |               | V    |  |
| V <sub>LL3</sub>                 |                                                                                                                                | 3.5V<br>2.4V~   |                                                                                                      |               | 2/7×VR |               | v    |  |
|                                  |                                                                                                                                | 3.5V<br>2.4V~   |                                                                                                      |               |        |               | -    |  |
| V <sub>LL2</sub>                 |                                                                                                                                | 3.5V            |                                                                                                      | —             | 1/7×VR |               | V    |  |
| V <sub>LL6</sub>                 |                                                                                                                                | 2.4V~<br>3.5V   |                                                                                                      | 0.5×<br>VCCA1 | _      | VCCA1         |      |  |
| $V_{LL5}$                        |                                                                                                                                | 2.4V~<br>3.5V   |                                                                                                      | 0.5×<br>VCCA1 | _      | VCCA1         |      |  |
| $V_{LL4}$                        |                                                                                                                                | 2.4V~<br>3.5V   | External voltage generator,<br>internal voltage divider disable                                      | 0.5×<br>VCCA1 | _      | VCCA1         |      |  |
| V <sub>LL3</sub>                 |                                                                                                                                | 2.4V~<br>3.5V   | , i i i i i i i i i i i i i i i i i i i                                                              | VSS           | _      | 0.5×<br>VCCA1 |      |  |
| V <sub>LL2</sub>                 |                                                                                                                                | 2.4V~<br>3.5V   | _                                                                                                    |               |        | 0.5×<br>VCCA1 |      |  |
| Output                           | Current                                                                                                                        | 0.01            |                                                                                                      |               |        | 100/11        |      |  |
| I <sub>OH</sub>                  | Output High Current Source from<br>Pins D0~D7, ICON1~ICON4, IBP<br>and OSC2                                                    | 2.4V~<br>3.5V   | V <sub>OUT</sub> =VDD-0.1V                                                                           |               | 1.5    |               | mA   |  |
| I <sub>OL</sub>                  | Output Low Current Drain by Pins<br>D0~D7, ICON1~ICON4, IBP and<br>OSC2                                                        | 2.4V~<br>3.5V   | V <sub>OUT</sub> =0.1V                                                                               |               | 5      | _             | mA   |  |
| l <sub>oz</sub>                  | Output Tri-state Current Drain<br>Source at Pins D0~D7 and OSC2                                                                | 2.4V~<br>3.5V   | _                                                                                                    | -1            | _      | 1             | μA   |  |
| I <sub>IL</sub> /I <sub>IH</sub> | Input Current at Pins RES, CE, CS, D0~D7, RW, DCOM, OSC1 and OSC2                                                              | 2.4V~<br>3.5V   | _                                                                                                    | -1            |        | 1             | μA   |  |
| On Resi                          | stance                                                                                                                         |                 |                                                                                                      |               |        |               |      |  |
| R <sub>on</sub>                  | Channel Resistance between LCD<br>Driving Signal Pins (Segment and<br>Common) and Driving Voltage Input<br>Pins (VLL2 to VLL6) | 2.4V~           | During display on, 0.1V apply<br>between two terminals,<br>VCCA1 within operating volt-<br>age range |               | _      | 5             | kΩ   |  |
| V <sub>MR</sub>                  | Memory Retention Voltage (VDD)<br>Standby Mode, Retained All Internal<br>Configuration and BGDRAM Data                         | 2.4V~<br>3.5V   |                                                                                                      | 1.8           | _      |               | V    |  |
| C <sub>IN</sub>                  | Input Capacitance All Control Pins                                                                                             | 2.4V~<br>3.5V   | _                                                                                                    | _             | 5      | 7.5           | pF   |  |



| Sum hal                                                                                                                          | Perereter                                                                            | Test Conditions |                                                                                                                            |       | T1        | Max       | 1114 |
|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------|-------|-----------|-----------|------|
| Symbol                                                                                                                           | Parameter                                                                            | $V_{DD}$        | Conditions                                                                                                                 | Min.  | Тур.      | Max.      | Unit |
| Tempera                                                                                                                          | ature Coefficient Compensation                                                       |                 |                                                                                                                            |       | 1         |           |      |
| PTC0                                                                                                                             | Flat Temperature                                                                     | 2.4V~<br>3.5V   | TC1=0, TC2=0,<br>regulator disable                                                                                         |       | 0         |           | %    |
| PTC1                                                                                                                             | Coefficient                                                                          | 2.4V~<br>3.5V   | TC1=0, TC2=1,<br>regulator enable                                                                                          |       | -0.18     |           | %    |
| PTC2                                                                                                                             | Temperature Coefficient 1*                                                           | 2.4V~<br>3.5V   | ,,                                                                                                                         | _     | -0.22     | _         | %    |
| PTC3                                                                                                                             | Temperature Coefficient 2*<br>Temperature Coefficient 3*                             | 2.4V~<br>3.5V   | TC1=1, TC2=1,<br>regulator enable                                                                                          |       | -0.35     | _         | %    |
| Internal Contrast Control VR Output<br>Voltage with Internal Contrast Con-<br>trol Selected<br>Voltage Lougle Controlled by Soft |                                                                                      | 2.4V~<br>3.5V   | Internal regulator enabled,<br>internal contrast control en-<br>abled                                                      |       | ±18       |           | %    |
| Oscillat                                                                                                                         | or Frequency                                                                         |                 |                                                                                                                            |       |           |           |      |
| F <sub>OSC1</sub>                                                                                                                | Oscillator Frequency of Display Tim-<br>ing Generator with 60Hz Frame Fre-<br>quency | 2.4V~<br>3.5V   | Set clock frequency to slow                                                                                                |       | 38.4      |           | kHz  |
| F <sub>OSC2</sub>                                                                                                                | Oscillator Frequency of Display Tim-<br>ing Generator with 60Hz Frame Fre-<br>quency | 2.4V~<br>3.5V   | Set clock frequency to normal                                                                                              |       | 50        | _         | kHz  |
| F <sub>ICON1</sub>                                                                                                               | Four Static ICON Display (50% Duty<br>Cycle) from Pins ICON1~ICON4 and<br>IBP        | 2.4V~<br>3.5V   | _                                                                                                                          |       | 18.75     | _         | Hz   |
| F <sub>ICON2</sub>                                                                                                               | Four Static ICON Display (50% Duty<br>Cycle) from Pins ICON1~ICON4 and<br>IBP        | 2.4V~<br>3.5V   | _                                                                                                                          |       | 24.4      |           | Hz   |
| F <sub>FRAME1</sub>                                                                                                              | LCD Driving Signal Frame<br>Frequency                                                | 2.4V~<br>3.5V   | Either external clock input or<br>internal oscillator enable, ei-<br>ther 1/32 or 1/16 duty cycle,<br>graphic display mode |       | 66        |           | Hz   |
| F <sub>FRAME2</sub>                                                                                                              | LCD Driving Signal Frame<br>Frequency                                                | 2.4V~<br>3.5V   | Either external clock input or internal oscillator enable, either 1/32 or 1/16 duty cycle                                  |       | 65        |           | Hz   |
| F <sub>CON1</sub>                                                                                                                | LCD Driving Signal Frame<br>Frequency                                                | 2.4V~<br>3.5V   |                                                                                                                            |       | 64        |           | Hz   |
| F <sub>CON2</sub>                                                                                                                | LCD Driving Signal Frame<br>Frequency                                                | 2.4V~<br>3.5V   | Either external clock input or internal oscillator enable, 1/33 duty cycle                                                 |       | 63        | _         | Hz   |
| Internal                                                                                                                         | Oscillation Frequency                                                                |                 |                                                                                                                            |       |           |           |      |
| O <sub>SC</sub>                                                                                                                  | Internal OSC Oscillation Frequency<br>with Different Value of Feedback Re-<br>sistor | 2.4V~<br>3.5V   | Internal oscillator enable within operation range                                                                          | See t | he figure | as follow | 1    |

Note: \*The formula for the temperature coefficient is: TC (%)= $\frac{VR \text{ at } 50^{\circ}\text{C} - VR \text{ at } 0^{\circ}\text{C}}{50^{\circ}\text{C} - 0^{\circ}\text{C}} \times \frac{1}{VR \text{ at } 25^{\circ}\text{C}} \times 100\%$ 



Total variation of VR  $\Delta$   $V_{RT}$  is affected by the following factors: Process variation of regulator  $\Delta$   $V_R$ 

External VDD variation contributed to regulator  $\Delta$   $V_{\text{VDD}}$ 

External resistor pair Ra/Rf contributed to regulator  $\Delta$  V\_{RES}

Where  $\Delta V_{\text{RT}} = \sqrt{(\Delta V_{\text{R}})^2 + (\Delta V_{\text{VDD}})^2 + (\Delta V_{\text{RES}})^2}$ 

Assume external VDD variation is  $\pm 6\%$  at 3.15V and 1% variation resistor used at application

|                     | TC Level | $\Delta$ V <sub>VDD</sub> (%) | ∆ V <sub>R</sub> (%) | $\Delta$ V <sub>RES</sub> (%) | ∆ V <sub>RT</sub> (%) |
|---------------------|----------|-------------------------------|----------------------|-------------------------------|-----------------------|
|                     | TC0      | ±6.0                          |                      |                               | ±6.652                |
|                     | TC1      | ±4.0                          | ±2.5                 | ±1.414                        | ±4.924                |
| Reference Generator | TC2      | ±2.5                          |                      |                               | ±3.805                |
|                     | TC3      | ±1.4                          |                      |                               | ±3.195                |

Parallel Timing Characteristics (Write Cycle)

Ta=30°C~85°C, DV<sub>DD</sub>=2.4V~3.5V, V<sub>SS</sub>=0V

| Symbol                         | Parameter                          | Min. | Тур. | Max. | Unit |
|--------------------------------|------------------------------------|------|------|------|------|
| t <sub>CYCLE</sub>             | YCLE Enable Cycle Time             |      |      |      | ns   |
| t <sub>EH</sub>                | t <sub>EH</sub> Enable Pulse Width |      |      | _    | ns   |
| t <sub>AS</sub>                | t <sub>AS</sub> Address Setup Time |      |      |      | ns   |
| t <sub>DS</sub>                | t <sub>DS</sub> Data Setup Time    |      |      |      | ns   |
| t <sub>DH</sub> Data Hold Time |                                    | 30   |      |      | ns   |
| t <sub>AH</sub>                | Address Hold Time                  |      |      |      | ns   |



**Timing Characteristics (Write Cycle)** 



## Parallel Timing Characteristics (Read Cycle)

Ta=30°C~85°C, DV<sub>DD</sub>=2.4V~3.5V, V<sub>SS</sub>=0V

| Symbol                         | Parameter            | Min. | Тур. | Max. | Unit |
|--------------------------------|----------------------|------|------|------|------|
| t <sub>CYCLE</sub>             | Enable Cycle Time    | 620  |      |      | ns   |
| t <sub>EH</sub>                | H Enable Pulse Width |      |      | _    | ns   |
| t <sub>AS</sub>                | Address Setup Time   | 10   |      |      | ns   |
| t <sub>DS</sub>                | Data Setup Time      |      |      | 300  | ns   |
| t <sub>DH</sub> Data Hold Time |                      | 10   |      |      | ns   |
| t <sub>AH</sub>                | Address Hold Time    | 30   |      |      | ns   |



Timing Characteristics (Read Cycle)



## **Functional Description**



Internal oscillator frequency relationship with different external resistor value

- Set clock frequency to slow: F<sub>FRAME1</sub>=F<sub>OSC1</sub>/576
- Set clock frequency to normal: F<sub>FRAME2</sub>=F<sub>OSC2</sub>/768



Built-in Graphic Display Data RAM (BGDRAM) Address Map



| Command                                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Set Display On/Off                          | The display on command turns the LCD common and segment outputs on and has<br>no effect to the static icons output. This command causes the conversion of data in<br>BGDRAM to necessary waveforms on the common and segment driving outputs.<br>The on-chip bias generator is also turned on by this command.<br>(Note: "oscillator on" command should be sent before "display on" is selected.)<br>The display off command turns the display off and the states of the LCD driver are<br>as follow during display off: |
| (Display Mode/Standby Mode)                 | <ul> <li>The common and segment outputs are fixed at VLL1(VSS)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                             | <ul> <li>The bias voltage generator is turned off.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                             | <ul> <li>The RAM and content of all register are retained.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                             | <ul> <li>IC will accept new commands and data.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                             | <ul> <li>The status of the static lcons and oscillator are not affected by display off com-<br/>mand.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                         |
| Set BGDRAM Page Address                     | This command positions the row address to 1 of 5 possible positions in BGDRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Master Clear BGDRAM                         | This command is to clear the 480 byte BGDRAM by setting the RAM data to zero. Issue this command followed by a dummy writes command. The RAM for icon line will not be affected by this command.                                                                                                                                                                                                                                                                                                                         |
| Master Clear Icons                          | This command is used to clear the data in page 5 of BGDRAM, which stores the icon line data. Before using this command, set the page address to page 5 by the command "set BGDRAM page address". A dummy write data is also needed after this "master clear Icons" command to make the clear icon action effective.                                                                                                                                                                                                      |
| Set Display with Icon Line                  | If 1/32 Mux selected, use this command change to 1/33 Mux for using the Icon line. This command can also change Icon display mode to normal display mode (1/32 or 1/33 MUX).                                                                                                                                                                                                                                                                                                                                             |
| Set Icon Display Mode                       | This command forces the output to the icon display mode. Display on row 0 to row 31 will be disabled.                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Set Icon Line/Static Icon<br>Contrast Level | The contrast of the icon line and static icon in icon mode can be set by this com-<br>mand. There are four levels to select from.                                                                                                                                                                                                                                                                                                                                                                                        |
| Set Vertical Scroll Value                   | This command is used to scroll the screen vertically with scroll value 0 to 31. With scroll value equals to 0, row 0 of BGDRAM is mapped to com 0 and row 1 through row 31 are mapped to com 1 through com 31 respectively. With scroll value equal to 1, row 1 of BGDRAM is mapped to com 0, then row 2 through row 31 will be mapped to com 1 through com 30 respectively and row 0 will be mapped to com 31. Com 32 is not affected by this command.                                                                  |
| Save/Restore BGDRAM<br>Column Address       | With bit option=1 in this command, the save/restore column address command saves a copy of the column address of BGDRAM. With a bit option=0, this command restores the copy obtained from the previous execution of saving column address.<br>This instruction is very useful for writing full graphics characters that are larger than 8 pixels vertically.                                                                                                                                                            |
|                                             | This instruction selects the mapping of BGDRAM to segment drivers for mechani-<br>cal flexibility. There are 2 mappings to select:                                                                                                                                                                                                                                                                                                                                                                                       |
| Set Column Mapping                          | <ul> <li>Column 0~column 119 of BGDRAM mapped to SEG0~SEG119 respectively</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                             | <ul> <li>Column 0~column 119 of BGDRAM mapped to SEG119~SEG0 respectively</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                             | COM 32 will not be affected by this command. Detailed information please refer to section "display output description".                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                             | This instruction selects the mapping of BGDRAM to common drivers for mechani-<br>cal flexibility. There are 2 mappings to select:                                                                                                                                                                                                                                                                                                                                                                                        |
| Set Row Mapping                             | <ul> <li>Row 0~Row 31 of BGDRAM mapped to COM 0~COM 31 respectively.</li> <li>Row 0~Row 31 of BGDRAM mapped to COM 31~COM 0 respectively.</li> <li>COM 32 will not be affected by this command. Detail information please refer to section "display output description".</li> </ul>                                                                                                                                                                                                                                      |



| Command                                 | Description                                                                                                                                                                                                                                                                                                                               |
|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Set Static Icon Control Signal          | This command is used to control the active states of the 4 stand-alone icons drivers.                                                                                                                                                                                                                                                     |
| Set Oscillator Disable/Enable           | This command is used to either disable or enable the oscillator. For using internal or external oscillator, this command should be executed. The setting for this command is not affected by command "set display on/off" and "set static lcon control signal". Refer to command "set internal/external oscillator" for more information. |
| Set Internal/External Oscillator        | This command is used to select either internal or external oscillator. When internal oscillator is selected, feedback resistor between OSC1 and OSC2 is needed. For external oscillation circuit, feed clock input signal to OSC2 and leaves OSC1 open.                                                                                   |
| Set Clock Frequency                     | Use this command to choose from two different oscillation frequency (50kHz or 38.4kHz) to get the 60Hz frame frequency.<br>With frequency high, 50kHz clock frequency is preferred. 38.4kHz clock frequency (low frequency) enable for power saving purpose.                                                                              |
| Set DC/DC Converter On/Off              | Use this command selects the internal DC/DC converter to generate the VDDA1 from VDD. Disable the internal DC/DC converter if external VCCA1 is provided.                                                                                                                                                                                 |
| Set Voltage Doubler/Tripler             | Use this command to choose doubler or tripler when the internal DC/DC converter is enabled.                                                                                                                                                                                                                                               |
| Set Internal Regulator On/Off           | Choose bit option 0 to disable the internal regulator. Choose bit option 1 to enable internal regulator, which consists of the internal contrast control and temperature compensation circuits.                                                                                                                                           |
| Set Internal Voltage Divider<br>On/Off  | If the internal voltage divider is disabled, external bias can be used for VLL6 to VLL2. If the internal voltage divider is enabled, the internal circuit will automatically select the correct bias level according to the number of multiplex. Refer to command "bias ratio select".                                                    |
| Set Duty Cycle                          | This command is to select 16 mux or 32 mux display. When 16 mux is enabled, the unused 16 common outputs will be swinging between VLL2 and VLL5 for dummy scan purpose and doubler will be used.                                                                                                                                          |
| Set Bias Ratio                          | This command sets the 1/5 bias or 1/7 bias for the divider output.<br>The selection should match the characteristic of LCD panel.                                                                                                                                                                                                         |
| Set Internal Contrast Control<br>On/Off | This command is used to turn on or off the internal control of delta voltage of the bias voltages. With bit option=1, the software selection for delta bias voltage control is enabled. With bit option=0, internal contrast control is disabled.                                                                                         |
| Increase/Decrease Contrast<br>Level     | If the internal contrast control is enabled, this command is used to increase or de-<br>crease the contrast level within the 16 contrast levels. The contrast level starts from<br>lowest value after power on reset.                                                                                                                     |
| Set Contrast Level                      | This command is to select one of the 16 contrast levels when internal contrast control circuitry is in use.                                                                                                                                                                                                                               |
| Read Contrast Value                     | This command allows the user to read the current contrast level value. With RW input HIGH (READ), DCOM input LOW (Command) and D7, D6, D5 and D4 are equal to 0001, the value if the internal contrast value can be read on D0~D3 at the falling edge of CS.                                                                              |
| Set Temperature Coefficient             | This command can select 4 different LCD driving voltage temperature coefficients to match various liquid crystal temperature grades. Those temperature coefficients are specified in electrical characteristics table.                                                                                                                    |
| Set IDD Reduction Mode                  | By using this command to reduce the display clock frequency by HALT. Use in Icon mode to reduce standby current                                                                                                                                                                                                                           |



## **Command Table**

| Bit Pattern<br>(D7~D0)                                          | Command                                     | Comment                                                                                                                                                                                                                                               |
|-----------------------------------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00000X <sub>2</sub> X <sub>1</sub> X <sub>0</sub>               | Set BGDRAM Page Address                     | Set BGDRAM page address using $X_2X_1X_0$ as address bits.<br>$X_2X_1X_0=000$ : page 1 (POR; initial state)<br>$X_2X_1X_0=001$ : page 2<br>$X_2X_1X_0=010$ : page 3<br>$X_2X_1X_0=011$ : page 4<br>$X_2X_1X_0=100$ : page 5                           |
| 000011X <sub>1</sub> X <sub>0</sub>                             | Set Icon Line/Annunciator<br>Contrast Level | Set one of the 4 available values to the icon and annunciator contrast, using $X_1X_0$ as data bits.<br>$X_1X_0=00$ (Von=0.87VDD)<br>$X_1X_0=01$ (Von=0.71VDD)<br>$X_1X_0=10$ (Von=0.61VDD) (POR initial state)<br>$X_1X_0=11$ (Von=0.55VDD)          |
| 0001X <sub>3</sub> X <sub>2</sub> X <sub>1</sub> X <sub>0</sub> | Set Contrast Level                          | Set one of the 16 available values to the internal contrast register, using $X_3X_2X_1X_0$ as data bits. The contrast register is reset to 0000 during POR                                                                                            |
| 0001X <sub>3</sub> X <sub>2</sub> X <sub>1</sub> X <sub>0</sub> | Read Contrast Value                         | With DCOM pin input low, RW pin input high, and D7~d4 pins equal to 0001 at the rising edge of CS, the value of the internal contrast register will be latched out at D3, D2, D1 and D0 pins, i.e. $X_3X_2X_1X_0$ at the rising edge of CS.           |
| 0010000X <sub>0</sub>                                           | Set Voltage Doubler/Tripler                 | $X_0=0$ : Select voltage tripler (POR initial state)<br>$X_0=1$ : Select voltage doubler                                                                                                                                                              |
| 0010001X <sub>0</sub>                                           | Set Column Mapping                          | $X_0=0$ : COL0 to SEG0 (POR initial state)<br>$X_0=1$ : COL0 to SEG119                                                                                                                                                                                |
| 0010010X <sub>0</sub>                                           | Set Row Mapping                             | $X_0=0$ : ROW0 to COM0 (POR initial state)<br>$X_0=1$ : ROW0 to COM31                                                                                                                                                                                 |
| 0010011X <sub>0</sub>                                           | Reserved                                    |                                                                                                                                                                                                                                                       |
| 0010100X <sub>0</sub>                                           | Set Display On/Off                          | $X_0=0$ : Display off (POR initial state)<br>$X_0=1$ : Display on                                                                                                                                                                                     |
| 0010101X <sub>0</sub>                                           | Set DC/DC Converter On/Off                  | $X_0=0$ : DC/DC converter off (POR initial state)<br>$X_0=1$ : DC/DC converter on                                                                                                                                                                     |
| 0010110X <sub>0</sub>                                           | Set Internal Regulator On/Off               | $X_0$ =0: Internal regulator off (POR initial state)<br>$X_0$ =1: Internal regulator on<br>When the application employs external contrast control, the inter-<br>nal contrast control, temperature compensation and the regulator<br>must be enabled. |
| 0010111X <sub>0</sub>                                           | Set Internal Voltage Divider<br>On/Off      | $X_0$ =0: Internal voltage divider off (POR initial state)<br>$X_0$ =1: Internal voltage divider on<br>When an external bias network is preferred, the voltage divider<br>should be disabled.                                                         |
| 0011000X <sub>0</sub>                                           | Set Internal Contrast Control<br>On/Off     | $X_0$ =0: Internal contrast control off (POR initial state)<br>$X_0$ =1: Internal contrast control on<br>Internal contrast circuits can be disabled if external contrast circuit<br>is preferred.                                                     |
| 0011001X <sub>0</sub>                                           | Set Clock Frequency                         | $X_0=0$ : Low frequency (38.4kHz) (POR initial state)<br>$X_0=1$ : High frequency (50kHz)                                                                                                                                                             |
| 0011010X <sub>0</sub>                                           | Save/Restore RAM Column<br>Address          | X <sub>0</sub> =0: Restore address<br>X <sub>0</sub> =1: Save address                                                                                                                                                                                 |
| 00110110                                                        | Master Clear RAM                            | Master clear BGDRAM page 1 to 4                                                                                                                                                                                                                       |
| 00110111                                                        | Master Clear Icons                          | Master clear of BGDRAM page 5                                                                                                                                                                                                                         |



| Bit Pattern<br>(D7~D0)                                                        | Command                              | Comment                                                                                                                                                                                                                                                                                          |
|-------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0011100X <sub>0</sub>                                                         | Set Bias Ratio                       | X <sub>0</sub> =0: Set 1/7 bias (POR initial state)<br>X <sub>0</sub> =1: Set 1/5 bias                                                                                                                                                                                                           |
| 0011101X <sub>0</sub>                                                         | Reserved                             | $X_0$ =0: Normal operation (POR initial state)<br>$X_0$ =1: Test mode<br>(Note: make sure to set $X_0$ =0: during application)                                                                                                                                                                   |
| 0011110X <sub>0</sub>                                                         | Set Display with Icon Line           | $X_0=0$ : Set display mode without Icon line (POR initial state)<br>$X_0=1$ : Set display mode with Icon line                                                                                                                                                                                    |
| 00111110                                                                      | Set Icon Display Mode                | Power saving icon display mode, COM 0 to COM 31 will be disabled.                                                                                                                                                                                                                                |
| 010X <sub>4</sub> X <sub>3</sub> X <sub>2</sub> X <sub>1</sub> X <sub>0</sub> | Set Vertical Scroll Value            | Use $X_4X_3X_2X_1$ as number for lines to scroll.<br>Scroll value=0 upon POR                                                                                                                                                                                                                     |
| 01100A <sub>1</sub> A <sub>0</sub> X <sub>0</sub>                             | Set Static Icon Control Sig-<br>nals | $\begin{array}{l} A_1A_0=00: \mbox{ Select Icon 1 (POR initial state)} \\ A_1A_0=01: \mbox{ Select Icon 2} \\ A_1A_0=10: \mbox{ Select Icon 3} \\ A_1A_0=11: \mbox{ Select Icon 4} \\ X_0=0: \mbox{ Turned selected Icon off (POR state)} \\ X_0=1: \mbox{ Turned selected Icon on} \end{array}$ |
| 0110100X <sub>0</sub>                                                         | Set Duty Cycle                       | $X_0$ =0: 1/32 duty and triple enabled (POR initial state) $X_0$ =1: 1/16 duty and doubler enabled                                                                                                                                                                                               |
| 0110101X <sub>0</sub>                                                         | Set IDD Reduction Mode               | $X_0=0$ : Normal mode<br>$X_0=1$ : I <sub>DD</sub> reduction mode                                                                                                                                                                                                                                |
| 011011X <sub>1</sub> X <sub>0</sub>                                           | Set Temperature Coefficient          | $X_0=00: 0.00\%$ (POR initial state)<br>$X_0=01: -0.18\%$<br>$X_0=10: -0.22\%$<br>$X_0=11: -0.35\%$                                                                                                                                                                                              |
| 0111000X <sub>0</sub>                                                         | Increase/Decrease Contrast<br>Value  | $X_0$ =0: Decrease by one level (POR initial state)<br>$X_0$ =1: Increase by one level<br>(Note: increment/decrement wraps round among the 16 contrast<br>levels. Start at the lowest level when POR.                                                                                            |
| 0111001X <sub>0</sub>                                                         | Reserved                             |                                                                                                                                                                                                                                                                                                  |
| 0111010X <sub>0</sub>                                                         | Reserved                             |                                                                                                                                                                                                                                                                                                  |
| 0111011X <sub>0</sub>                                                         | Reserved                             | $X_0=0$ : Normal operation (POR initial state)<br>$X_0=1$ : Test mode select<br>(Note: make sure to set $X_0=0$ during application)                                                                                                                                                              |
| 0111100X <sub>0</sub>                                                         | Reserved                             |                                                                                                                                                                                                                                                                                                  |
| 0111101X <sub>0</sub>                                                         | Set Internal/External<br>Oscillator  | $X_0$ =0: Internal oscillator (POR initial state)<br>$X_0$ =1: External oscillator<br>If resistors are placed at OSC1 and OSC2. For external oscillator,<br>simply feed clock in OSC2.                                                                                                           |
| 0111110X <sub>0</sub>                                                         | Reserved                             |                                                                                                                                                                                                                                                                                                  |
| 0111111X <sub>0</sub>                                                         | Set Oscillator Disable/Enable        | $X_0$ =0: Oscillator disable (POR initial state)<br>$X_0$ =1: Oscillator enable<br>This is the master control for oscillator circuitry.<br>This command should be issued after the "external/internal oscilla-<br>tor" command.                                                                  |
| $1X_6X_5X_4X_3X_2X_1X_0$                                                      | Set BGDRAM Address                   | Set BGDRAM column address. Use $X_6X_5X_4X_3X_2X_1X_0$ as address bits                                                                                                                                                                                                                           |





### **Data Read Write**

- To read data from the BGDRAM, input high to RW pin and DCOM pin. Data is valid at the falling edge of CS. And the BGDRAM column address pointer will be increased by one automatically.
- To write data to the BGDRAM, input low to RW pin and high to DCOM pin. Data is latched at the falling edge of CS. And the BGDRAM column address pointer will be increased by one automatically.
- No auto address pointer increment will be performed for the dummy write data after "master clear BGDRAM"

#### Address Increment Table (Automatic)

| DCOM | RW | Comment       | Address Increment | Note |
|------|----|---------------|-------------------|------|
| 0    | 0  | Write command |                   |      |
| 0    | 1  | Read command  |                   | *1   |
| 1    | 0  | Write data    | $\checkmark$      | *2   |
| 1    | 1  | Read data     | $\checkmark$      |      |

Address increment is done automatically data read write. The column address pointer of BGDRAM\*3 is affected.

Note: "\*1" Refer to the command read contrast value

"\*2" If write data is issued after command clear RAM, address increase is not applied

"\*3" Column address will be wrapped around when overflow

#### Power Up Sequence (Command Required)

| Command Required                 | POR Status       | Note       |
|----------------------------------|------------------|------------|
| Set Clock Frequency              | Low              | *1         |
| Set Oscillator Enable            | Disable          | *1         |
| Set Static Icon Control Signals  | Static Icon off  | *1         |
| Set Duty Cycle                   | 1/32 duty        | *1         |
| Set Bias Ratio                   | 1/7 bias         | *1         |
| Set Internal DC/DC Converter On  | Off              | *1         |
| Set Internal Regulator On        | Off              | *1         |
| Set Temperature Coefficient      | TC=0%            | *1, *3     |
| Set Internal Contrast Control On | Off              | *1, *3     |
| Increase Contrast Level          | Contrast level=0 | *1, *2, *3 |
| Set Internal Voltage Divider On  | Off              | *1         |
| Set Segment Mapping              | SEG0=COLUMN0     |            |
| Set Common Mapping               | COM0=ROW0        |            |
| Set Vertical Scroll Value        | Scroll value=0   |            |
| Set Display On                   | Off              |            |

Note: "\*1" Required only if desired status differ from power on reset

"\*2" Effective only if internal contrast control is enabled.

"\*3" Effective only if the regulator is enabled.



## **Command Required for Display Mode Setup**

| Display Mode        | Command Required                                                                                          |
|---------------------|-----------------------------------------------------------------------------------------------------------|
| Display Mode        | Set external/internal oscillator*<br>Set oscillator enable*<br>Set display on*                            |
| Static Icon Display | Set external/internal oscillator*<br>Set oscillator enable*<br>Set static Icon control signal*            |
| Standby Mode 1      | Set display off*<br>Set oscillator disable*                                                               |
| Standby Mode 2      | Set external oscillator*<br>Set static lcon control signal*<br>Set display off*<br>Set oscillator enable* |
| Standby Mode 3      | Set internal oscillator*<br>Set static lcon control signal*<br>Set display off*<br>Set oscillator enable* |

Other related command with display mode: set duty cycle, set column mapping, set row mapping, set vertical scroll value.

#### Command Related to Internal DC/DC Converter

Set oscillator disable/enable, set internal regulator on/off, set duty cycle, set temperature coefficient, set internal contrast control on/off, increase contrast level, set internal voltage divider on/off, set bias ratio, set display on/off, set internal/external oscillator, set contrast level, set voltage doubler/tripler, set 33 mux display mode, set Icon display mode.

\* You do not need to resend the command again if it is set previously.

#### Command Required for R/W Actions on RAM

| R/W Actions on RAM                            | Command Required                                                          |
|-----------------------------------------------|---------------------------------------------------------------------------|
| Read data from BGDRAM<br>Write data to BGDRAM | Set BGDRAM page address*<br>Set BGDRAM column address*<br>Read/write data |
| Save or restore BGDRAM column address         | Save or restore BGDRAM column address                                     |
| Increase BGDRAM address by one                | Dummy read data                                                           |
| Master clear BGDRAM                           | Master clear BGDRAM<br>Dummy write data                                   |

 $^{\ast}$  You do not need to resend the command again if it is set previously.





Note: Film: UPILEX-S 75±5µm thickness Copper: FQ-VLP 25µm thickness Adhesive: Toray #7100, 12±2µm thickness Solder resist: AE-70-M11, 26±14µm thickness Flex coating: FS-100L

Plating: Sn 0.21±0.05mm thickness

All corner radii of base film are less than 0.2mm unless otherwise noted

Other specs than display in this drawing are based on the standard spec lists

All dimensional tolerances of "SR" are  $\pm 0.2 \text{mm}$  unless otherwise noted

All dimensional tolerances of "base film" are  $\pm 0.05 \text{mm}$  unless otherwise noted

Inner lead accumulative pitch: Output side: 9.359±0.008mm Input side: 9.077±0.008mm



# **Application Circuits**

32/33 MUX Display with Analog Circuitry Enabled, Tripler Enabled and 1/7 Bias



Note: VR and VF can be left open when Regulator is disabled.

### 16 MUX Display with Analog Circuitry Enabled, Tripler Enabled and 1/5 Bias



Note: VR and VF can be left open when Regulator is disabled.



## 16/32/33 MUX Display with Analog Circuitry Disabled



Note: VR and VF can be left open when Regulator is disabled.



Holtek Semiconductor Inc. (Headquarters) No.3, Creation Rd. II, Science Park, Hsinchu, Taiwan Tel: 886-3-563-1999 Fax: 886-3-563-1189 http://www.holtek.com.tw

Holtek Semiconductor Inc. (Taipei Sales Office) 4F-2, No. 3-2, YuanQu St., Nankang Software Park, Taipei 115, Taiwan Tel: 886-2-2655-7070 Fax: 886-2-2655-7373 Fax: 886-2-2655-7383 (International sales hotline)

Holtek Semiconductor Inc. (Shanghai Sales Office)

7th Floor, Building 2, No.889, Yi Shan Rd., Shanghai, China 200233 Tel: 86-21-6485-5560 Fax: 86-21-6485-0313 http://www.holtek.com.cn

#### Holtek Semiconductor Inc. (Shenzhen Sales Office)

5/F, Unit A, Productivity Building, Cross of Science M 3rd Road and Gaoxin M 2nd Road, Science Park, Nanshan District, Shenzhen, China 518057 Tel: 86-755-8616-9908, 86-755-8616-9308 Fax: 86-755-8616-9722

Holtek Semiconductor Inc. (Beijing Sales Office)

Suite 1721, Jinyu Tower, A129 West Xuan Wu Men Street, Xicheng District, Beijing, China 100031 Tel: 86-10-6641-0030, 86-10-6641-7751, 86-10-6641-7752 Fax: 86-10-6641-0125

Holtek Semiconductor Inc. (Chengdu Sales Office) 709, Building 3, Champagne Plaza, No.97 Dongda Street, Chengdu, Sichuan, China 610016 Tel: 86-28-6653-6590 Fax: 86-28-6653-6591

Holtek Semiconductor (USA), Inc. (North America Sales Office)

46729 Fremont Blvd., Fremont, CA 94538 Tel: 1-510-252-9880 Fax: 1-510-252-9885 http://www.holtek.com

Copyright © 2007 by HOLTEK SEMICONDUCTOR INC.

The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek's products are not authorized for use as critical components in life support devices or systems. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information, please visit our web site at http://www.holtek.com.tw.