# CD54AC193/3A CD54ACT193/3A June 1997 ## COMPLETE DATA SHEET **COMING SOON!** **Presettable Synchronous** 4-Bit Binary Up/Down Counter with Reset ## Description The CD54AC193/3A and CD54ACT193/3A are up/down binary counters with separate up/down clocks. These devices utilize the Harris Advanced CMOS Logic technology. Presetting the counter to the number on preset data inputs (P0-P3) is accomplished by a LOW asynchronous parallel load input (PL). The counter is incremented on the LOW-to-HIGH transition of the Clock-Up input (and a HIGH level on the Clock-Down input) and decremented on the LOW-to-HIGH transition of the Clock-Down input (and a HIGH level on the Clock-Up input). A HIGH level on the Reset input overrides any other input to clear the counter to its zero state. The TCU (carry) output goes LOW half a clock period before the zero count is reached and returns to a HIGH level at the zero count. The TCD (borrow) output in the count down mode likewise goes LOW half a clock period before the maximum count (15 counts) and returns to HIGH at the maximum count. Cascading is effected by connecting the TCU and TCD outputs of a less significant counter to the Clock-Up and Clock-Down inputs, respectively, of the next most significant counter. The CD54AC193/3A and CD54ACT193/3A are supplied in 16-lead dual-in-line ceramic packages (F suffix).s ## Functional Diagram #### **ACT INPUT LOAD TABLE** | INPUT | UNIT LOAD (NOTE 1) | | |-------------------------|--------------------|--| | P0 - P3, <del>P</del> L | 0.75 | | | MR, CPU, CPD | 0.85 | | ## NOTE: 1. Unit load is $\Delta I_{\hbox{\scriptsize CC}}$ limit specified in DC Electrical Specifications Table, e.g., 2.4mA Max at +25°C. ### **Absolute Maximum Ratings** | DC Supply Voltage, V <sub>CC</sub> 0.5V to +6V | Power Dissipation Per Package, P <sub>D</sub> | |------------------------------------------------------------------------|----------------------------------------------------------------------------| | DC Input Diode Current, I <sub>IK</sub> | $T_A = -55^{\circ}C$ to $+100^{\circ}C$ (Package F) | | For $V_1 < -0.5V$ or $V_1 > V_{CC} + 0.5V$ ±20mA | $T_A = +100^{\circ}C \text{ to } +125^{\circ}C \text{ (Package F) } \dots$ | | DC Output Diode Current, I <sub>OK</sub> | | | For $V_O < -0.5V$ or $V_O > V_{CC} + 0.5V$ ±50mA | Operating Temperature Range, T <sub>A</sub> | | DC Output Source or Sink Current, Per Output Pin, IO | Package Type F | | For $V_O > -0.5V$ or $V_O < V_{CC} + 0.5V$ ±50mA | Storage Temperature, T <sub>STG</sub> | | DC V <sub>CC</sub> or GND Current, I <sub>CC</sub> or I <sub>GND</sub> | Lead Temperature (During Soldering) | | For Up to 4 Outputs Per Device, Add ±25mA For Each | At Distance 1/16in. ± 1/32in. (1.59mm ± 0.79m | | Additional Output | From Case For 10s Max | | | Unit Inserted Into a PC Board (Min Thickness | | | | .....500mW . . Derate Linearly at 8mW/°C to 300mW ...-55°C to +125°C ...-65°C to +150°C mm) .....+265°C s 1/16in., 1.59mm) With Solder Contacting Lead Tips Only.....+300°C CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. ## **Recommended Operating Conditions** | Operating Temperature, T <sub>A</sub> | -55°C to +125°C | |---------------------------------------|-----------------| | Input Rise and Fall Slew Rate, dt/dv | | | at 1.5V to 3V (AC Types) | 0ns/V to 50ns/V | | at 3.6V to 5.5V (AC Types) | 0ns/V to 20ns/V | | at 4.5V to 5.5V (AC Types) | 0ns/V to 10ns/V |